April 2016 ## FDMD8540L # Dual N-Channel PowerTrench<sup>®</sup> MOSFET Q1: 40 V, 156 A, 1.5 m $\Omega$ Q2: 40 V, 156 A, 1.5 m $\Omega$ #### **Features** Q1: N-Channel - $\blacksquare$ Max $r_{DS(on)}$ = 1.5 m $\Omega$ at $V_{GS}$ = 10 V, $I_D$ = 33 A - Max $r_{DS(on)}$ = 2.2 m $\Omega$ at $V_{GS}$ = 4.5 V, $I_D$ = 26 A Q2: N-Channel - Max $r_{DS(on)}$ = 1.5 m $\Omega$ at $V_{GS}$ = 10 V, $I_D$ = 33 A - Max $r_{DS(on)}$ = 2.2 m $\Omega$ at $V_{GS}$ = 4.5 V, $I_D$ = 26 A - Ideal for Flexible Layout in Primary Side of Bridge Topology - 100% UIL Tested - Kelvin High Side MOSFET Drive Pin-out Capability - RoHS Compliant #### **General Description** This device includes two 40V N-Channel MOSFETs in a dual Power (5 mm X 6 mm) package. HS source and LS drain internally connected for half/full bridge, low source inductance package, low $r_{DS(on)}/Qg$ FOM silicon. #### **Applications** - POL Synchronous Dual - One Phase Motor Half Bridge - Half/Full Bridge Secondary Synchronous Rectification Power 5 x 6 ## MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted. | Symbol | Parameter | Parameter | | | | Units | |-----------------------------------|--------------------------------------------------|-------------------------|----------|-------------------|-------------------|-------| | $V_{DS}$ | Drain to Source Voltage | | | 40 | 40 | V | | $V_{GS}$ | Gate to Source Voltage | | | ±20 | ±20 | V | | | Drain Current -Continuous | T <sub>C</sub> = 25 °C | (Note 5) | 156 | 156 | | | I <sub>D</sub> | -Continuous | T <sub>C</sub> = 100 °C | (Note 5) | 99 | 99 | | | | -Continuous | T <sub>A</sub> = 25 °C | | 33 <sup>1a</sup> | 33 <sup>1b</sup> | A | | | -Pulsed | | (Note 4) | 886 | 886 | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | | (Note 3) | 541 | 541 | mJ | | Б | Power Dissipation | T <sub>C</sub> = 25 °C | | 62 | 62 | W | | $P_{D}$ | Power Dissipation | T <sub>A</sub> = 25 °C | | 2.3 <sup>1a</sup> | 2.3 <sup>1b</sup> | - vv | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | | -55 to | +150 | °C | ## **Thermal Characteristics** | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case | 2.0 | 2.0 | °C/W | |-----------------|-----------------------------------------|------------------|------------------|------| | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | 55 <sup>1a</sup> | 55 <sup>1b</sup> | C/VV | #### **Package Marking and Ordering Information** | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|-----------|-------------|-----------|------------|------------| | FDMD8540L | FDMD8540L | Power 5 x 6 | 13 " | 12 mm | 3000 units | ## **Electrical Characteristics** $T_J$ = 25 °C unless otherwise noted. | Symbol | Parameter | Test Conditions | Type | Min. | Тур. | Max. | Units | |--------------------------------------|-------------------------------------------|------------------------------------------------|----------|----------|----------|--------------|-------| | Off Chai | racteristics | | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V | Q1<br>Q2 | 40<br>40 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25 °C | Q1<br>Q2 | | 20<br>20 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 32 V, V <sub>GS</sub> = 0 V | Q1<br>Q2 | | | 1<br>1 | μА | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V | Q1<br>Q2 | | | ±100<br>±100 | nA | ### **On Characteristics** | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | Q1<br>Q2 | 1.0<br>1.0 | 1.8<br>1.8 | 3.0<br>3.0 | V | |----------------------------------------|-------------------------------------------------------------|---------------------------------------------------|----------|------------|------------|------------|-------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25 °C | Q1<br>Q2 | | -6<br>-6 | | mV/°C | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 33 A | | | 1.25 | 1.5 | | | | Static Drain to Source On Resistance | $V_{GS} = 4.5 \text{ V}, I_D = 26 \text{ A}$ | Q1 | | 1.65 | 2.2 | mΩ | | r | | $V_{GS}$ = 10 V, $I_{D}$ = 33 A, $T_{J}$ = 125 °C | | | 1.7 | 2.1 | | | r <sub>DS(on)</sub> | | $V_{GS} = 10 \text{ V}, I_D = 33 \text{ A}$ | | | 1.25 | 1.5 | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 26 \text{ A}$ | Q2 | | 1.65 | 2.2 | | | | | $V_{GS}$ = 10 V, $I_{D}$ = 33 A, $T_{J}$ = 125 °C | | | 1.7 | 2.1 | | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 33 A | Q1<br>Q2 | | 178<br>178 | | S | ## **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | | Q1 | | 5670 | 7940 | pF | |-------------------|------------------------------|-----------------------------------------------|----|-----|------|------|-----| | Tiput Sapacitance | | | Q2 | | 5670 | 7940 | P1 | | C | Output Capacitance | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V | Q1 | | 1668 | 2335 | pF | | C <sub>oss</sub> | Output Capacitance | f = 1 MHz | Q2 | | 1668 | 2335 | рг | | 0 | Daviera Transfer Considera | | Q1 | | 75 | 135 | | | C <sub>rss</sub> | Reverse Transfer Capacitance | | Q2 | | 75 | 135 | pF | | D | Gate Resistance | | Q1 | 0.1 | 1.6 | 3.2 | Ω | | $R_g$ | Gale Resistance | | Q2 | 0.1 | 1.6 | 3.2 | 2.2 | ## **Switching Characteristics** | t <sub>d(on)</sub> | Turn-On Delay Time | | | Q1<br>Q2 | 15<br>15 | 28<br>28 | ns | |---------------------|-------------------------------|----------------------------------------------|----------------------------------------------------------------------------|----------|----------|------------|----| | t <sub>r</sub> | Rise Time | V <sub>22</sub> = 20 V I <sub>2</sub> = 33 A | $V_{DD}$ = 20 V, $I_{D}$ = 33 A<br>$V_{GS}$ = 10 V, $R_{GEN}$ = 6 $\Omega$ | | 13<br>13 | 24<br>24 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | | 51<br>51 | 81<br>81 | ns | | t <sub>f</sub> | Fall Time | | | Q1<br>Q2 | 14<br>14 | 25<br>25 | ns | | Q <sub>g(TOT)</sub> | Total Gate Charge | V <sub>GS</sub> = 0 V to 10 V | | Q1<br>Q2 | 81<br>81 | 113<br>113 | nC | | Q <sub>g(TOT)</sub> | Total Gate Charge | V <sub>GS</sub> = 0 V to 4.5 V | | Q1<br>Q2 | 38<br>38 | 54<br>54 | nC | | Q <sub>gs</sub> | Gate to Source Charge | | V <sub>DD</sub> = 20 V,<br>I <sub>D</sub> =33 A | Q1<br>Q2 | 15<br>15 | | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | | | Q1<br>Q2 | 11<br>11 | | nC | ## **Electrical Characteristics** T<sub>J</sub> = 25 °C unless otherwise noted. Parameter | Drain-Source Diode Characteristics | | | | | | | | | |------------------------------------|---------------------------------------|----------------------------------------------|----------|----------|--|------------|------------|----| | $V_{SD}$ | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 33 A | (Note 2) | Q1<br>Q2 | | 0.8<br>0.8 | 1.3<br>1.3 | V | | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A | (Note 2) | Q1<br>Q2 | | 0.7<br>0.7 | 1.2<br>1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | -I <sub>E</sub> = 33 A, di/dt = 100 A/μs | | Q1<br>Q2 | | 54<br>54 | 86<br>86 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | -1 <sub>F</sub> = 33 A, αι/αι = 100 A/μs | | Q1<br>Q2 | | 38<br>38 | 60<br>60 | nC | **Test Conditions** Symbol 1. $R_{\theta,JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta,JC}$ is guaranteed by design while $R_{\theta,CA}$ is determined by the user's board design. a. 55 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper b. 55 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper Min. Type Typ. Max. Units c. 155 °C/W when mounted on a minimum pad of 2 oz copper d. 155 °C/W when mounted on a minimum pad of 2 oz copper - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0 %. - 3. Q1: $E_{AS}$ of 541 mJ is based on starting $T_J$ = 25 °C, L = 3 mH, $I_{AS}$ = 19 A, $V_{DD}$ = 40 V, $V_{GS}$ = 10 V. 100% tested at L = 0.1 mH, $I_{AS}$ = 59 A. Q2: $E_{AS}$ of 541 mJ is based on starting $T_J$ = 25 °C, L = 3 mH, $I_{AS}$ = 19 A, $V_{DD}$ = 40 V, $V_{GS}$ = 10 V. 100% tested at L = 0.1 mH, $I_{AS}$ = 59 A. 4. Pulsed ld please refer to Fig 11 and Fig 24 SOA graph for more details. - 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design. ## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted. Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs. Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 4. On-Resistance vs. Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs. Source Current ## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted. Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 12. Single Pulse Maximum Power Dissipation ## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted. Figure 13. Junction-to-Case Transient Thermal Response Curve ## Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted. Figure 14. On- Region Characteristics Figure 16. Normalized On-Resistance vs. Junction Temperature Figure 18. Transfer Characteristics Figure 15. Normalized on-Resistance vs. Drain Current and Gate Voltage Figure 17. On-Resistance vs. Gate to Source Voltage Figure 19. Source to Drain Diode Forward Voltage vs. Source Current 7 ## Typical Characteristics (Q2 N-Channel) T, = 25°C unless otherwise noted. Figure 20. Gate Charge Characteristics Figure 22. Unclamped Inductive Switching Capability Figure 24. Forward Bias Safe Operating Area Figure 21. Capacitance vs. Drain to Source Voltage Figure 23. Maximum Continuous Drain Current vs. Case Temperature Figure 25. Single Pulse Maximum Power Dissipation ## Typical Characteristics (Q2 N-Channel) $T_J = 25$ °C unless otherwise noted. Figure 26. Junction-to-Case Transient Thermal Response Curve ### RECOMMENDED LAND PATTERN NOTES: UNLESS OTHERWISE SPECIFIED - A) PACKAGE STANDARD REFERENCE: JEDEC REGISTRATION, MO-240, VARIATION AA. - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM. - D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009. - E) IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA. - F) DRAWING FILE NAME: MKT-PQFN08QREV2 #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ F-PFS™ AttitudeEngine™ FRFET® Global Power Resource<sup>SM</sup> Awinda<sup>®</sup> AX-CAP®\* GreenBridge™ BitSiC™ Green FPS™ Build it Now™ Green FPS™ e-Series™ CorePLUS™ Gmax™ CorePOWER™ $\mathsf{GTO}^{\mathsf{TM}}$ CROSSVOLT™ IntelliMAX™ CTL™ ISOPLANAR™ Current Transfer Logic™ Making Small Speakers Sound Louder **DEUXPEED®** and Better™ Dual Cool™ MegaBuck™ EcoSPARK® MIČROCOUPLER™ EfficientMax™ MicroFET™ **ESBC™** MicroPak™ **-**® MicroPak2™ MillerDrive™ Fairchild® MotionMax™ Fairchild Semiconductor® MotionGrid® FACT Quiet Series™ MTi<sup>®</sup> FACT<sup>®</sup> MTx® FastvCore™ MVN® FETBench™ mWSaver® OptoHiT™ OPTOLOGIC® OPTOPLANAR® Power Supply WebDesigner™ PowerTrench® PowerXSTI Programmable Active Droop™ OFFT QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinvPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* սSerDes™ SYSTEM SYSTEM UHC Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XSTM. Xsens™ 仙童® FPS™ FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR <u>AIRCHILDSEMI.COM.</u> FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application - including life critical medical equipment - where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties. #### **ANTI-COUNTERFEITING POLICY** Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Deminition of Terms | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Datasheet Identification | Product Status | Definition | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev 177 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor. ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: FDMD8540L