## **USB5532B** ## 2-Port SS/HS USB Hub Controller #### PRODUCT FEATURES **Datasheet** ### **General Description** The SMSC USB5532B hub is a 2-port SuperSpeed/Hi-Speed, low-power, configurable hub controller family fully compliant with the *USB 3.0 Specification*. The USB5532B supports 5 Gbps SuperSpeed (SS), 480 Mbps Hi-Speed (HS), 12 Mbps Full-Speed (FS) and 1.5 Mbps Low-Speed (LS) USB signalling for complete coverage of all defined USB operating speeds. The USB5532B supports legacy USB speeds through its USB 2.0 hub controller. The new SuperSpeed hub controller operates in parallel with the USB 2.0 controller, so the 5 Gbps SuperSpeed data transfers are not affected by the slower USB 2.0 traffic. The USB5532B supports battery charging on a per port basis. On battery charging enabled ports, the devices provide automatic USB data line handshaking. The handshaking supports USB 1.2 Charging Downstream Port (CDP), Dedicated Charging Port (DCP) and legacy devices. The USB5532B is configured for operation through internal default settings, where custom configurations are supported through an on-chip OTP ROM, an external SPI ROM, or SMBus. #### **Features** - USB 3.0 compliant 5 Gbps, 480 Mbps, 12 Mbps and 1.5 Mbps operation, USB pins are 5 V tolerant - Integrated termination and pull-up/pull-down resistors - Two downstream USB 3.0 ports - Supports battery charging of most popular battery powered devices - USB-IF Battery Charging rev. 1.2 support (DCP & CDP) - Apple Portable product charger emulation - Blackberry charger emulation - Chinese YD/T 1591-2006 charger emulation - Chinese YD/T 1591-2009 charger emulation - Supports additional portable devices - Emulates portable/handheld native wall chargers - Charging profiles emulate a handheld device's wall charger to enable fast charging (minutes vs. hours) - Enables charging from a mobile platform that is off - Support tablets' high current requirements - Optimized for low-power operation and low thermal dissipation - Vendor Specific Messaging (VSM) support for firmware upload over USB - Configuration via OTP ROM, SPI ROM, or SMBus - On-chip 8051 μC manages VBUS, and other hub signals - 8 K RAM, 32 K ROM - One Time programmable (OTP) ROM: 8 kbit Includes on-chip charge pump - Single 25 MHz XTAL or clock input for all on-chip PLL and clocking requirements - Supports JTAG boundary scan - PHYBoost (USB 2.0) - Selectable drive strength for improved signal integrity - VariSense (USB 2.0) - controls the receiver sensitivity enabling four programmable levels of USB signal receive sensitivity - IETF RFC 4122 compliant 128-bit UUID #### **Software Features** Compatible with Microsoft Windows 7, Vista, XP, Mac OSX10.4+, and Linux Hub Drivers #### Order Numbers: | ORDER NUMBERS* | DESCRIPTION | ROHS COMPLIANT<br>PACKAGE | TEMPERATURE<br>RANGE | |------------------|-----------------------------------------------------|----------------------------------------|----------------------| | USB5532B-5000JZX | USB 3.0 2-Port Hub with VSM & Apple/BC 1.2 Charging | 64QFN<br>9 x 9mm<br>6.0 mm exposed pad | 0°C to 70°C | <sup>\*</sup> Add "TR" to the end of any order number to order tape and reel. Reel size is 2500 pieces. This product meets the halogen maximum concentration values per IEC61249-2-21 For RoHS compliance and environmental information, please visit www.smsc.com/rohs Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines. Copyright © 2013 SMSC or its subsidiaries. All rights reserved. Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders. The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. ## **Conventions** Within this manual, the following abbreviations and symbols are used to improve readability. | Example | Description | |-------------------------|-------------------------------------------------------------------------------------------------------------------------| | BIT | Name of a single bit within a field | | FIELD.BIT | Name of a single bit (BIT) in FIELD | | xy | Range from x to y, inclusive | | BITS[m:n] | Groups of bits from m to n, inclusive | | PIN | Pin Name | | zzzzb | Binary number (value zzzz) | | 0xzzz | Hexadecimal number (value zzz) | | zzh | Hexadecimal number (value zz) | | rsvd | Reserved memory location. Must write 0, read value indeterminate | | code | Instruction code, or API function or parameter | | Section Name | Section or Document name | | Х | Don't care | | <parameter></parameter> | <> indicate a Parameter is optional or is only used under some conditions | | {,Parameter} | Braces indicate Parameter(s) that repeat one or more times | | [Parameter] | Brackets indicate a nested Parameter. This Parameter is not real and actually decodes into one or more real parameters. | ## **Table of Contents** | Cha | pter 1 | Block Diagram | |----------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Clia | pter 1 | Block Diagram | | <b>Cha</b><br>2.1 | | Overviewgurable Features | | Cha<br>3.1<br>3.2<br>3.3 | Pin Co<br>Pin De | Pin Information1onfigurations1escriptions (Grouped by Function)1Type Descriptions1 | | Cha;<br>4.1<br>4.2 | | Configuration Options. 1 OM. 1 s 1 SMBus Legacy Mode 1 SMBus Advanced Mode 1 | | <b>Cha</b><br>5.1 | pter 5<br>SPI In<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5 | Interfacing to the USB5532B 1 terface 1 Operation of the Hi-Speed Read Sequence 1 Operation of the Dual Hi-Speed Read Sequence 1 32-Byte Cache 1 Interface Operation to SPI Port When Not Doing Fast Reads 1 SPI Timing 2 | | 5.2 | SMBu<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5 | s Slave Interface 2 Pull-Up Resistor for SMBus 2 Protocol Implementation 2 Slave Device Timeout 2 Stretching the SCLK Signal 2 Bus Reset Sequence 2 | | 5.3 | 5.2.6<br>5.2.7<br>Reset<br>5.3.1<br>5.3.2 | SMBus Alert Response Address 2 SMBus Timing 2 Internal POR 2 External Hardware Reset 2 | | Cha<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | Maxim<br>Opera<br>Power<br>DC Ele | DC Parameters | | Cha <sub>7.1</sub> | Oscilla | AC Specifications 3 ator/Crystal 3 nal Clock 3 SMBus Clock 3 USB 2.0 3 | | Cha | ntor Q | Package Drawing | | Chapter 9 | Datasheet Revision History | | | | |------------|----------------------------|--|--|--| | Appendix A | ppendix A(Acronyms) | | | | | Appendix 1 | B (References) | | | | # **List of Figures** | Figure 1.1 | USB5532B Block Diagram | . 8 | |-------------|----------------------------------------|-----| | Figure 3.1 | USB5532B 64-Pin QFN | 10 | | Figure 5.1 | SPI Hi-Speed Read Operation | 17 | | Figure 5.2 | SPI Hi-Speed Read Sequence | 18 | | Figure 5.3 | SPI Dual Hi-Speed Read Operation | 18 | | Figure 5.4 | SPI Dual Hi-Speed Read Sequence | 19 | | Figure 5.5 | SPI Internally-Controlled Operation | 19 | | Figure 5.6 | SPI Erase Sequence | 20 | | Figure 5.7 | SPI Byte Program | 20 | | Figure 5.8 | SPI Command Only Sequence | 21 | | Figure 5.9 | SPI JEDEC-ID Sequence | 22 | | Figure 5.10 | SPI Timing | 23 | | Figure 5.11 | SMBus Slave Connection | 24 | | Figure 5.12 | Block Write | 25 | | Figure 5.13 | Block Read | 25 | | Figure 5.14 | SMBus Slave Timing Diagram | 26 | | Figure 6.1 | Supply Rise Time Model | 29 | | Figure 7.1 | Typical Crystal Circuit | 33 | | Figure 7.2 | Formula to Find the Value of C1 and C2 | 33 | | Figure 8.1 | USB5532B 64 Pin QFN Package | 35 | | Figure 8.2 | USB5532B Recommended PCB Land Pattern | 36 | ## **List of Tables** | USB5532B Pin Descriptions | 11 | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRT_PWR[2:1] Configuration Strap States | 14 | | Buffer Type Descriptions | 15 | | SPI Timing Operation | 23 | | SMBus Slave Timing Modes | 26 | | DC Electrical Characteristics | 30 | | Pin Capacitance | 32 | | Crystal Circuit Legend | 33 | | USB5532B 64-Pin QFN Dimensions | 35 | | USB5532B Recommended PCB Land Pattern Dimensions | 36 | | Customer Revision History | 37 | | | PRT_PWR[2:1] Configuration Strap States Buffer Type Descriptions SPI Timing Operation SMBus Slave Timing Modes. DC Electrical Characteristics Pin Capacitance Crystal Circuit Legend USB5532B 64-Pin QFN Dimensions USB5532B Recommended PCB Land Pattern Dimensions | # **Chapter 1 Block Diagram** Figure 1.1 USB5532B Block Diagram ## **Chapter 2 Overview** The SMSC USB5532B hub is a 2-port, low-power, configurable Hub Controller fully compliant with the *USB 3.0 Specification* [2]. The USB5532B supports 5 Gbps SuperSpeed (SS), 480 Mbps Hi-Speed (HS), 12 Mbps Full-Speed (FS) and 1.5 Mbps Low-Speed (LS) USB signalling for complete coverage of all defined USB operating speeds. All required resistors on the USB ports are integrated into the hub. This includes all series termination resistors and all required pull-down and pull-up resistors on D+ and D- pins. The over-current sense inputs for the downstream facing ports have internal pull-up resistors. The USB5532B hub includes programmable features such as: - MultiTRAK<sup>TM</sup> Technology: implements a dedicated Transaction Translator (TT) for each port. Dedicated TTs help maintain consistent full-speed data throughput regardless of the number of active downstream connections. - PortSwap: allows direct alignment of USB signals (D+/D-) to connectors to avoid uneven trace length or crossing of the USB differential signals on the PCB. - PHYBoost: enables 4 programmable levels of USB signal drive strength in downstream port transceivers. PHYBoost will also attempt to restore USB signal integrity. ## 2.1 Configurable Features The SMSC USB5532B hub controller provides a default configuration that is sufficient for most applications. When the hub is initialized in the default configuration, the following features may be configured: - Downstream non-removable ports, where the hub will automatically report as a compound device - Downstream disabled ports - Downstream port power control and over-current detection on a ganged or individual basis - USB signal drive strength - USB differential pair pin location The USB5532B hub controllers can alternatively be configured by OTP or as an SMBus slave device. When the hub is configured by an OTP or over SMBus, the following configurable features are provided: - Support for compound devices on a port-by-port basis - Selectable over-current sensing and port power control on an individual or ganged basis to match the circuit board component selection - Customizable vendor ID, product ID, and device ID - Configurable delay time for filtering the over-current sense inputs - Indication of the maximum current that the hub consumes from the USB upstream port - Indication of the maximum current required for the hub controller - Custom string descriptors (up to 30 characters): Product, manufacturer, and serial number ## **Chapter 3 Pin Information** This chapter outlines the pinning configurations for each chip. The detailed pin descriptions are listed by function in Section 3.2: *Pin Descriptions (Grouped by Function)* on page 11. ## 3.1 Pin Configurations Figure 3.1 USB5532B 64-Pin QFN ## 3.2 Pin Descriptions (Grouped by Function) An N at the end of a signal name indicates that the active (asserted) state occurs when the signal is at a low voltage level. When the N is not present, the signal is asserted when it is at a high voltage level. The terms assertion and negation are used exclusively in order to avoid confusion when working with a mixture of active low and active high signals. The term assert, or assertion, indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term negate, or negation, indicates that a signal is inactive. Table 3.1 USB5532B Pin Descriptions | SYMBOL | BUFFER<br>TYPE | DESCRIPTION | | |------------------|----------------------------------------|------------------------------------------------------------------|--| | | USB 3.0 INTERFACE | | | | USB3DP_TXUP | IO-U | USB 3 Upstream | | | | | Upstream SuperSpeed transmit data plus | | | USB3DM_TXUP | IO-U | USB 3 Upstream | | | | | Upstream SuperSpeed transmit data minus | | | USB3DP_RXUP | IO-U | USB 3 Upstream | | | | | Upstream SuperSpeed receive data plus | | | USB3DM_RXUP | IO-U | USB 3 Upstream | | | | | Upstream SuperSpeed receive data minus | | | USB3DP_TXDN[2:1] | IO-U | USB 3 Downstream | | | | | Downstream SuperSpeed transmit data plus for ports 1 through 2. | | | USB3DM_TXDN[2:1] | USB3DM_TXDN[2:1] IO-U USB 3 Downstream | | | | | | Downstream SuperSpeed transmit data minus for ports 1 through 2. | | | USB3DP_RXDN[2:1] | IO-U | USB 3 Downstream | | | | | Downstream SuperSpeed receive data plus for ports 1 through 2. | | | USB3DM_RXDN[2:1] | IO-U | USB 3 Downstream | | | | | Downstream SuperSpeed receive data minus for ports 1 through 2. | | | | | USB 2.0 INTERFACE | | | USB2DP_UP | IO-U | USB Bus Data | | | | | These pins connect to the upstream USB bus data signals. | | | USB2DM_UP | IO-U | USB Bus Data | | | | | These pins connect to the upstream USB bus data signals. | | | USB2DP_DN[2:1] | | USB Downstream | | | | 10-0 | Downstream Hi-Speed data plus for ports 1 through 2. | | | USB2DM_DN[2:1] | IO-U | USB Downstream | | | | 10-0 | Downstream Hi-Speed data minus for ports 1 through 2. | | Table 3.1 USB5532B Pin Descriptions (continued) | SYMBOL | BUFFER<br>TYPE | DESCRIPTION | | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | USB PORT CONTROL | | | | PRT_PWR[2:1]/<br>PRT_CTL[2:1] | O12 | USB Power Enable Enables power to USB peripheral devices downstream. Note: This pin also provides configuration strap functions. | | | VBUS | I | See Note 3.1. Upstream VBUS Power Detect This pin can be used to detect the state of the upstream bus power. | | | | | SPI INTERFACE (4 PINS) | | | SPI_CE_N | 012 | SPI Enable | | | SPI_CLK | O12 | SPI Clock | | | SPI_DO | O12 | SPI Serial Data Out The output for the SPI port. Note: This pin also provides configuration strap functions. See Note 3.2. | | | SPI_DI | I | SPI Serial Data In The SPI data in to the controller from the ROM. This pin has a weak internal pull-down applied at all times to prevent floating. | | | | 1 | JTAG/OCS INTERFACE | | | TRST | I JTAG Asynchronous Reset Note: If using the SMBus interface, a pull-up on this signal will enable Legacy Mode, while leaving it unconnected or pulled-down will enable Advanced Mode. Note: Only available in test mode. | | | | TCK OCS1 | I | Note: Only available in test mode. JTAG Clock This input is used for JTAG boundary scan and has a weak pull-down. It can be left floating or grounded when not used. If the JTAG is connected, then this signal will be detected high, and the software disables the pull up after reset. Note: Only available in test mode. Over-Current Sense 1 Input from external current monitor indicating an over-current condition. Note: This pin also provides configuration strap functions. See Note 3.3. | | Table 3.1 USB5532B Pin Descriptions (continued) | SYMBOL | BUFFER<br>TYPE | DESCRIPTION | | | |---------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TMS | | JTAG TMS | | | | | | Used for JTAG boundary scan. | | | | | | Note: Only available in test mode. | | | | OCS2 | Over-Current Sense 2 | | | | | | | Input from external current monitor indicating an over-current condition. | | | | | | <b>Note:</b> This pin also provides configuration strap functions. See Note 3.3. | | | | TDI | | JTAG TDI | | | | | 1 | Used for JTAG boundary scan. | | | | | | Note: Only available in test mode. | | | | TDO | | JTAG TDO | | | | | O12 | Used for JTAG boundary scan. | | | | | | Note: Only available in test mode. | | | | MISC | | | | | | RESET_N | IS | Reset Input | | | | | The system uses this active low signal to reset the chip. The active low pulse should be at least 1 $\mu s$ wide. | | | | | XTALIN | | Crystal Input: 25 MHz crystal. | | | | | ICLKx | This pin connects to either one terminal of the crystal or to an external 25 MHz clock when a crystal is not used. | | | | CLK_IN | IOLIX | External Clock Input | | | | | | This pin connects to either one terminal of the crystal or to an external 25 MHz clock when a crystal is not used. | | | | XTALOUT | OCLKx | Crystal Output | | | | | | The clock output, providing a crystal 25 MHz. When an external clock source is used to drive XTALIN/CLK_IN, this pin becomes a no connect. | | | | TEST | IPD | Test Pin | | | | | | Treat as a no connect pin or connect to ground. No trace or signal should be routed or attached to this pin. | | | | RBIAS | I-R | USB Transceiver Bias | | | | | | A12.0 k $\Omega$ (+/- 1%) resistor is attached from ground to this pin to set the transceiver's internal bias settings. | | | | ATEST | Α | Analog Test Pin | | | | | | This signal is used for testing the chip and must always be connected to ground. | | | | SM_CLK | I/O12 | SMBus Clock | | | | SM_DAT | I/O12 | SMBus Data Pin | | | Table 3.1 USB5532B Pin Descriptions (continued) | SYMBOL | BUFFER<br>TYPE | DESCRIPTION | |-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------| | (14) NC | 1 | No connect pins | | | | DIGITAL AND POWER | | (4) VDD33 | | 3.3 V Power | | (8) VDD12 | | 1.25 V Power | | VSS | | Ground Pad | | | | This exposed pad is the device's only connection to VSS and the primary thermal conduction path. Connect to an appropriate via field. | Note 3.1 The PRT\_PWR[2:1] pins can optionally provide additional configuration strap functions to enable/disable the associated port and configure its battery charging capabilities. Configuration strap values are latched on device reset. Table 3.2 details the functions associated with the various strap settings. Strapping features are enabled by default and can be optionally disabled via the SMSC Pro-Touch software programming tool. For additional information on the Pro-Touch programming tool, contact your local SMSC sales representative. Strapping functions are not supported for designs that support OCS but not power switching. Table 3.2 PRT\_PWR[2:1] Configuration Strap States | PRT_PWR[2:1]<br>STRAP SETTING | PORT STATE | BATTERY CHARGING | |---------------------------------------|------------|------------------| | No Pull-Up or Pull-Down | Enabled | Disabled | | Pull-Down:<br><10 kΩ to VSS | Disabled | N/A | | Pull-Up:<br><10 kΩ and >1 kΩ to VDD33 | Enabled | Enabled | - Note 3.2 The SPI\_DO pin provides an additional SPI\_SPD\_SEL configuration strap function. SPI\_SPD\_SEL selects between the 30MHz SPI Mode when pulled-down to ground (default) and the 60MHz SPI Mode when pulled-up to VDD33. The SPI\_SPD\_SEL strap value is latched on Power-On Reset (POR) or RESET\_N deassertion. - Note 3.3 The OCS[2:1] pins can optionally provide additional configuration strap functions. To set the associated port into the non-removable state, the OCS pin must be configured with a pull-down (<10 k $\Omega$ to VSS). Otherwise, the port will be configured in the removable state. Configuration strap values are latched on device reset. Strapping features are enabled by default and can be optionally disabled via the SMSC Pro-Touch software programming tool. For additional information on the Pro-Touch programming tool, contact your local SMSC sales representative. Strapping functions are not supported for designs that support OCS but not power switching. ## 3.3 Buffer Type Descriptions **Table 3.3 Buffer Type Descriptions** | BUFFER TYPE | DESCRIPTION | | |-------------|------------------------------------------------------|--| | I | Input | | | I/O | Input/output | | | IPD | Input with internal weak pull-down resistor | | | IPU | Input with internal weak pull-up resistor | | | IS | Input with Schmitt trigger | | | O12 | Output 12 mA | | | I/O12 | Input/output buffer with 12 mA sink and 12 mA source | | | I/OSD12 | Open drain with Schmitt trigger and 12 mA sink. | | | ICLKx | XTAL clock input | | | OCLKx | XTAL clock output | | | I-R | RBIAS | | | I/O-U | Analog input/output defined in USB specification | | ## **Chapter 4 Configuration Options** The USB5532B must be configured in order to correctly function when attached to a USB host controller. The hub can be configured either internally or externally depending on the implemented interface (see Chapter 5: *Interfacing to the USB5532B* on page 17 for details). ### 4.1 SPI ROM When the SPI interface is configured, the USB5532B is will perform code execution from an external SPI ROM. ## 4.2 SMBus Two SMBus modes (based on the used slave address) are available: Legacy and Advanced. ### 4.2.1 SMBus Legacy Mode The SMBus Legacy Mode provides access to all internal USB 2.0 registers, and is enabled based on the 7-bit slave address of 0101100b. The hub will not respond to the general call address of 0000000b. ### 4.2.2 SMBus Advanced Mode The SMBus Advanced Mode provides access to all USB 2.0 and USB 3.0 registers, and is enabled based on the 7-bit slave address of 0101101b. The hub will not respond to the general call address of 0000000b. The protocol is based on the SMBus block read/write, except the register offset is extended to 16 bits (high byte, low byte). ## Chapter 5 Interfacing to the USB5532B The hub will interface to external memory depending on configuration of the USB5532B pins associated with each interface type. The USB5532B will first check to see whether an external SPI Flash is present. If not, the USB5532B will operate from internal ROM. If SPI Flash is present, the chip will operate from the external ROM. Next, the USB5532B will look to receive configuration and commands from an optional SMBus master (if present). When SMBus is enabled, the SMBus can operate in either legacy (USB 2.0 only) or advanced mode (access to both USB 2.0 and 3.0 registers). Next, the USB5532B will look for (optional) configuration present in the internal OTP memory. Any register settings that are modified via the SMBus interface will overwrite the internal OTP settings. ## 5.1 SPI Interface The USB5532B is capable of code execution from an external SPI ROM. On power up, the firmware looks for an external SPI flash device that contains a valid signature of 2DFU (device firmware upgrade) beginning at address 0xFFFA. If a valid signature is found, then the external ROM is enabled and the code execution begins at address 0x0000 in the external SPI device. If a valid signature is not found, then execution continues from internal ROM. The following sections describe the interface options to the external SPI ROM. ## 5.1.1 Operation of the Hi-Speed Read Sequence The SPI controller will automatically handle code reads going out to the SPI ROM Address. When the controller detects a read, the controller drops the SPI\_CE, and puts out a 0x0B, followed by the 24-bit address. The SPI controller then puts out a DUMMY byte. The next eight clocks clock in the first byte. When the first byte is clocked in a ready signal is sent back to the processor, and the processor gets one byte. After the processor gets the first byte, its address will change. If the address is one more than the last address, the SPI controller will clock out one more byte. If the address in anything other than one more than the last address, the SPI controller will terminate the transaction by taking SPI\_CE high. As long as the addresses are sequential, the SPI Controller will keep clocking in data. Figure 5.1 SPI Hi-Speed Read Operation Figure 5.2 SPI Hi-Speed Read Sequence ## 5.1.2 Operation of the Dual Hi-Speed Read Sequence The SPI controller also supports dual data mode (at 30 MHz SPI speed only). When configured in dual mode, the SPI controller will automatically handle reads going out to the SPI ROM. When the controller detects a read, the controller drops the SPI\_CE\_N, and puts out a 0x3B, followed by the 24-bit address. The SPI controller then puts out a DUMMY byte. The next four clocks clock in the first byte. The data appears two bits at a time on data out and data in. When the first byte is clocked in a ready signal is sent back to the processor, and the processor gets one byte. After the processor gets the first byte, the address will change. If the address is one more than the last address, the SPI controller will clock out one more byte. If the address in anything other than one more than the last address, the SPI controller will terminate the transaction by taking SPI\_CE\_N high. As long as the addresses are sequential, the SPI Controller will keep clocking in data. Figure 5.3 SPI Dual Hi-Speed Read Operation Figure 5.4 SPI Dual Hi-Speed Read Sequence ## **5.1.3 32-Byte Cache** There is a 32-byte pipeline cache, and associated with the cache is a base address pointer and a length pointer. Once the SPI controller detects a jump, the base address pointer is initialized to that address. As each new sequential data byte is fetched, the data is written into the cache, and the length is incremented. If the sequential run exceeds 32 bytes, the base address pointer is incremented to indicate the last 32 bytes fetched. If the USB5532B does a jump, and the jump is in the cache address range, the fetch is done in 1 clock from the internal cache instead of an external access. ## 5.1.4 Interface Operation to SPI Port When Not Doing Fast Reads There is an 8-byte command buffer: SPI\_CMD\_BUF[7:0]; an 8-byte response buffer: SPI\_RESP\_BUF[7:0]; and a length register that counts out the number of bytes: SPI\_CMD\_LEN. Additionally, there is a self-clearing **GO** bit in the SPI\_CTL Register. Once the **GO** bit is set, the device drops **SPI\_CE\_N**, and starts clocking. It will put out SPI\_CMD\_LEN X 8 number of clocks. After the first byte, the COMMAND, has been sent out, and the **SPI\_DI** is stored in the SPI\_RESP buffer. If the SPI\_CMD\_LEN is longer than the SPI\_CMD\_BUF, don't cares are sent out on the **SPI\_DO** line. This mode is used for program execution out of internal RAM or ROM. Figure 5.5 SPI Internally-Controlled Operation #### 5.1.4.1 ERASE EXAMPLE To perform a SCTR\_ERASE, 32BLK\_ERASE, or 64BLK\_ERASE, the device writes 0x20, 0x52, or 0xD8, respectively to the first byte of the command buffer, followed by a 3-byte address. The length of the transfer is set to 4 bytes. To do this, the device first drops SPI\_CE\_N, then counts out 8 clocks. It then puts out the 8 bits of command, followed by 24 bits of address of the location to be erased on the SPI\_DO pin. When the transfer is complete, the SPI\_CE\_N goes high, while the SPI\_DI line is ignored in this example. Figure 5.6 SPI Erase Sequence #### 5.1.4.2 BYTE PROGRAM EXAMPLE To perform a Byte Program, the device writes 0x02 to the first byte of the command buffer, followed by a 3-byte address of the location that will be written to, and one data byte. The length of the transfer is set to 5 bytes. The device first drops SPI\_CE\_N, 8 bits of command are clocked out, followed by 24 bits of address, and one byte of data on the SPI\_DO pin. The SPI\_DI line is not used in this example. Figure 5.7 SPI Byte Program ### 5.1.4.3 COMMAND ONLY PROGRAM EXAMPLE To perform a single byte command such as the following: - WRDI - WREN - EWSR - CHIP\_ERASE - EBSY - DBSY The device writes the opcode into the first byte of the SPI\_CMD\_BUF and the SPI\_CMD\_LEN is set to one. The device first drops SPI\_CE, then 8 bits of the command are clocked out on the SPI\_DO pin. The SPI\_DI is not used in this example. Figure 5.8 SPI Command Only Sequence ### 5.1.4.4 JEDEC-ID READ EXAMPLE To perform a JEDEC-ID command, the device writes 0x9F into the first byte of the SPI\_CMD\_BUF and the length of the transfer is 4 bytes. The device first drops SPI\_CE\_N, then 8 bits of the command are clocked out, followed by the 24 bits of dummy bytes (due to the length being set to 4) on the SPI\_DO pin. When the transfer is complete, the SPI\_CE\_N goes high. After the first byte, the data on SPI\_DI is clocked into the SPI\_RSP\_BUF. At the end of the command, there are three valid bytes in the SPI\_RSP\_BUF. In this example, 0xBF, 0x25, 0x8E. Figure 5.9 SPI JEDEC-ID Sequence ## 5.1.5 SPI Timing Figure 5.10 SPI Timing **Table 5.1 SPI Timing Operation** | Name | Parameter | Min | Max | Unit | |------------------|-----------------------|-----|-----|------| | T <sub>FC</sub> | Clock Frequency | | 60 | MHz | | T <sub>CEH</sub> | Chip Enable High Time | 50 | | ns | | T <sub>CLQ</sub> | Clock to Input Data | | 9 | ns | | T <sub>DH</sub> | Input Data Hold Time | 0 | | ns | | T <sub>OS</sub> | Output Set up Time | 5 | | ns | | T <sub>OH</sub> | Output Hold Time | 5 | | ns | | T <sub>OV</sub> | Clock to Output Valid | 4 | | ns | ### 5.2 SMBus Slave Interface The SMBus slave interface is enabled when pull-up resistors are detected on both $SM_DAT$ and $SM_CLK$ for the first millisecond after reset. For operation in SMBus Legacy Mode, an additional pull-up resistor is required on TRST. If the SMBus interface is enabled, then the USB5532B will wait indefinitely for the SMBus host to configure the device. Once SMBus configuration is complete, device initialization will proceed. To disable the SMBus, a pull-down resistor of 10 $K\Omega$ must be applied to $SM_DAT$ . If SMBus is disabled, the device proceeds directly to device initialization using the internal OTP ROM. ## 5.2.1 Pull-Up Resistor for SMBus External pull-up resistors (10 k $\Omega$ recommended) are required on the SM\_DAT and SM\_CLK pins when implementing either SMBus mode. Figure 5.11 SMBus Slave Connection ### 5.2.2 Protocol Implementation Typical block write and block read protocols are shown in Figure 5.12 and Figure 5.13. SMBus RAM buffer offset accesses are performed using 7-bit slave addressing, an 8- or 16-bit SMBus RAM buffer offset field (for legacy and advanced modes, respectively), and an 8-bit data field. The shading shown in the figures during a read or write indicates the hub is driving data on the SM\_DAT line; otherwise, host data is on the SM\_DAT line. The SMBus slave address assigned to the hub (0101100b or 0101101b) allows it to be identified on the SMBus. The SMBus RAM buffer offset field is the internal offset in SMBus RAM to be accessed. The data field is the data that the host is attempting to read/write from/to the SMBus RAM buffer. Note: Data bytes are transferred MSB first. #### 5.2.2.1 Block Write/Read The block write begins with a slave address and a write condition. After the command code, the host issues a byte count which describes how many more bytes will follow in the message. If a slave had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be zero. A block write or read allows a transfer maximum of 32 data bytes. **Note:** For the following SMBus tables: Figure 5.12 Block Write ### 5.2.2.2 Block Read A block read differs from a block write in that the repeated start condition exists to satisfy the I<sup>2</sup>C specification's requirement for a change in the transfer direction. Figure 5.13 Block Read ### 5.2.2.3 Invalid Protocol Response Behavior Note that any attempt to update registers with an invalid protocol will not be updated. The only valid protocols are write block and read block (described above), where the hub only responds to the 7-bit hardware selected slave addresses (0101100b or 0101101b). Additionally, the only valid registers for the hub are outlined in the *USB5532B Configuration Release Notes* documentation. ### 5.2.3 Slave Device Timeout Devices in a transfer can abort the transfer in progress and release the bus when any single clock low interval exceeds 25 ms (T<sub>TIMEOUT, MIN</sub>). The master must detect this condition and generate a stop condition within or after the transfer of the interrupted data byte. Slave devices must reset their communication and be able to receive a new START condition no later than 35 ms (T<sub>TIMEOUT, MAX</sub>). **Note:** Some simple devices do not contain a clock low drive circuit; this simple kind of device typically resets its communications port after a start or stop condition. The slave device timeout must be implemented. ## 5.2.4 Stretching the SCLK Signal The hub supports stretching of the SCLK by other devices on the SMBus. The hub will stretch the clock as needed. ## 5.2.5 Bus Reset Sequence The SMBus slave interface resets and returns to the idle state upon a START condition followed immediately by a STOP condition. ## 5.2.6 SMBus Alert Response Address The SMBALERT# signal is not supported by the USB5532B. ## 5.2.7 SMBus Timing The SMBus slave interface complies with the *SMBus Specification Revision 1.0*. See Section 2.1, *AC Specifications* on page 3 for more information. Figure 5.14 SMBus Slave Timing Diagram Table 5.2 SMBus Slave Timing Modes | SYMBOL | PARAMETER | MIN | MAX | UNIT | |---------------------|--------------------------------------------------|-----|------|------| | f <sub>SCL</sub> | SM_CLK clock frequency | 0 | 100 | KHz | | t <sub>HD;STA</sub> | Hold time START condition | 4 | - | μs | | t <sub>LOW</sub> | LOW period of the SM_CLK clock | 4.7 | - | μs | | t <sub>HIGH</sub> | HIGH period of the SM_CLK clock | 4 | - | μs | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | 4.7 | - | μs | | t <sub>HD;DAT</sub> | DATA hold time\ | 0 | - | ns | | t <sub>SU;DAT</sub> | DATA set-up time | 250 | - | ns | | t <sub>R</sub> | Rise time of both SM_DATA and SM_CLK signals | - | 1000 | ns | | t <sub>F</sub> | Fall time of both SM_CLK and SM_DATA lines | - | 300 | ns | | t <sub>SU;STO</sub> | Set-up time for a STOP condition | 4 | - | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | - | μs | ## 5.3 Reset There are two different resets that the device experiences. One is a hardware reset (either from the internal POR reset circuit or via the RESET\_N pin) and the second is a USB Bus Reset. ### 5.3.1 Internal POR All reset timing parameters are guaranteed by design. ### 5.3.2 External Hardware Reset A valid hardware reset is defined as assertion of RESET\_N for a minimum of 1 $\mu$ s after all power supplies are within operating range. Assertion of RESET\_N (external pin) causes the following: - 1. The PHY is disabled, and the differential pairs will be in a high-impedance state. - 2. All transactions immediately terminate; no states are saved. - 3. All internal registers return to the default state. - 4. The external crystal oscillator is halted. - 5. The PLL is halted. ## **Chapter 6 DC Parameters** ## 6.1 Maximum Guaranteed Ratings | PARAMETER | SYMBOL | MIN | MAX | UNITS | COMMENTS | |------------------------------------------------|-------------------|------|--------------------------------|-------|------------------------------------------| | Storage Temperature | T <sub>A</sub> | -55 | 150 | °C | | | Lead Temperature | | | | °C | Refer to JEDEC Specification J-STD-020D. | | 1.25 V supply voltage | V <sub>DD12</sub> | -0.5 | 1.6 | V | | | 3.3 V supply voltage | V <sub>DD33</sub> | -0.5 | 4.0 | V | | | Voltage on USB+ and USB- pins | | -0.5 | (3.3 V supply voltage + 2) ≤ 6 | V | | | Voltage on any signal powered by VDD33 rail | | -0.5 | V <sub>DD33</sub> + 0.3 | V | | | Voltage on any signal pin powered by the VDD12 | | -0.5 | VDD12 + 0.3 | V | | | HBM ESD<br>Performance | | | 2 | kV | | | Power Consumption | | | 1.4 | W | | #### Notes: - Stresses above the specified parameters could cause permanent damage to the device. This is a stress rating only. Therefore, functional operation of the device at any condition above those indicated in the operation sections of this specification are not implied. - When powering this device from laboratory or system power supplies, it is important that the absolute maximum ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. When this possibility exists, it is suggested that a clamp circuit be used. ## 6.2 Operating Conditions | PARAMETER | SYMBOL | MIN | MAX | UNITS | COMMENTS | |---------------------------------------------------|-------------------|------|-------------------|-------|----------------------------------------------------------------------------------------------------------| | USB5532B Operating<br>Temperature | T <sub>A</sub> | 0 | 70 | °C | | | Die Temperature | T <sub>J</sub> | | 115 | °C | | | 1.25 V supply voltage | V <sub>DD12</sub> | 1.22 | 1.31 | ٧ | | | 3.3 V supply voltage | V <sub>DD33</sub> | 3.0 | 3.6 | V | | | 1.25 V supply rise time | t <sub>RT</sub> | 0 | 400 | μs | (Figure 6.1) | | 3.3 V supply rise time | t <sub>RT</sub> | 0 | 400 | μs | (Figure 6.1) | | Voltage on<br>USB+ and USB- pins | | -0.3 | 5.5 | V | If any 3.3 V supply voltage drops below 3.0 V, then the MAX becomes: (3.3 V supply voltage) + 0.5 ≤ 5.5 | | Voltage on any signal<br>powered by VDD33<br>rail | | -0.3 | V <sub>DD33</sub> | V | | Figure 6.1 Supply Rise Time Model ## 6.3 Power Consumption This section details the power consumption of the device as measured during various modes of operation. All typical measurements were taken with power supplies at nominal values (VDD12 = 1.25 V, VDD33 = 3.3 V). | | | TYPICAL<br>SUPPLY CURRENT (mA) | | | |----------------|-------|--------------------------------|--------------------|--| | | VDD33 | VDD12 | TYPICAL POWER (mW) | | | Reset | 0.2 | 5.0 | 7.0 | | | No VBUS | 5.6 | 25.0 | 48.6 | | | Global Suspend | 9 | 29 | 65 | | | 2 FS Ports | 23 | 70 | 158 | | | 2 HS Ports | 43 | 75 | 231 | | | 2 SS Ports | 17 | 813 | 907 | | | 2 SS/HS Ports | 50 | 873 | 1077 | | ## 6.4 DC Electrical Characteristics **Table 6.1 DC Electrical Characteristics** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |-------------------------------|-------------------|-----|-----|-----|-------|-----------------------| | IS Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILI</sub> | | | 0.8 | V | TTL Levels | | High Input Level | V <sub>IHI</sub> | 2.0 | | | V | | | Hysteresis (IS only) | V <sub>HYSI</sub> | | 420 | | mV | | | I, IPU, IPD Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILI</sub> | | | 0.8 | V | TTL Levels | | High Input Level | V <sub>IHI</sub> | 2.0 | | | V | | | Pull Down | PD | | 72 | | μΑ | V <sub>IN</sub> = 0 | | Pull Up | PU | | 58 | | μΑ | $V_{IN} = VDD33$ | | ICLK Input Buffer | | | | | | | | Low Input Level | V <sub>ILCK</sub> | | | 0.3 | V | | | High Input Level | V <sub>IHCK</sub> | 0.8 | | | V | | | Input Leakage | I <sub>IL</sub> | -10 | | +10 | μΑ | $V_{IN} = 0$ to VDD33 | Table 6.1 DC Electrical Characteristics (continued) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |-----------------------------------------|-----------------|---------------------------|-----|-----|-------|---------------------------------------------| | Input Leakage<br>(All I and IS buffers) | | | | | | | | Low Input Leakage | I <sub>IL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 | | High Input Leakage | I <sub>IH</sub> | -10 | | +10 | μΑ | $V_{IN} = VDD33$ | | O12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12 mA @<br>VDD33 = 3.3 V | | High Output Level | V <sub>OH</sub> | V <sub>DD33</sub><br>-0.4 | | | V | I <sub>OH</sub> = -12 mA @<br>VDD33 = 3.3 V | | Output Leakage | I <sub>OL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 to VDD33<br>(Note 6.1) | | I/O12, I/O12PU & I/O12PD<br>Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12 mA @<br>VDD33 = 3.3 V | | High Output Level | V <sub>OH</sub> | V <sub>DD33</sub><br>-0.4 | | | V | I <sub>OH</sub> = -12 mA @<br>VDD33 = 3.3 V | | Output Leakage | I <sub>OL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 to VDD33<br>(Note 6.1) | | Pull Down | PD | | 72 | | μΑ | | | Pull Up | PU | | 58 | | μΑ | | | IO-U<br>(Note 6.2) | | | | | | | Note 6.1 Output leakage is measured with the current pins in high impedance. Note 6.2 See USB 2.0 Specification [1] for USB DC electrical characteristics. ## 6.5 Capacitance Table 6.2 Pin Capacitance | | | LIMITS | | | | | |----------------------------|-------------------|--------|-----|-----|------|------------------------------------------------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | | Clock Input<br>Capacitance | C <sub>XTAL</sub> | | | 2 | pF | All pins except USB pins and the pins under the test tied to AC ground | | Input Capacitance | C <sub>IN</sub> | | | 5 | pF | | | Output Capacitance | C <sub>OUT</sub> | | | 10 | pF | | Note 6.3 Capacitance $T_A = 25$ °C; fc = 1 MHz; VDD33 = 3.3 V ## **Chapter 7 AC Specifications** ## 7.1 Oscillator/Crystal Crystal: Parallel resonant, fundamental mode, 25 MHz ±30 ppm External Clock: 50% duty cycle $\pm$ 10%, 25 MHz $\pm$ 30 ppm, jitter < 100 ps rms Figure 7.1 Typical Crystal Circuit Table 7.1 Crystal Circuit Legend | SYMBOL | DESCRIPTION | IN ACCORDANCE WITH | | | |-----------------------|----------------------------------|--------------------------------------------------|--|--| | <b>C</b> <sub>0</sub> | Crystal shunt capacitance | Createl manufacturer's analification (Nate 7.4) | | | | CL | Crystal load capacitance | Crystal manufacturer's specification (Note 7.1) | | | | <b>C</b> B | Total board or trace capacitance | OEM board design | | | | <b>c</b> <sub>s</sub> | Stray capacitance | SMSC IC and OEM board design | | | | C <sub>XTAL</sub> | XTAL pin input capacitance | SMSC IC | | | | <b>C</b> <sub>1</sub> | Load capacitors installed on OEM | Calculated values based on Figure 7.2 (Note 7.2) | | | | <b>C</b> <sub>2</sub> | board | | | | $$C_1 = 2 \times (C_L - C_0) - C_{S1}$$ $$C_2 = 2 \times (C_L - C_0) - C_{S2}$$ Figure 7.2 Formula to Find the Value of C<sub>1</sub> and C<sub>2</sub> - Note 7.1 C<sub>0</sub> is usually included (subtracted by the crystal manufacturer) in the specification for C<sub>L</sub> and should be set to 0 for use in the calculation of the capacitance formulas in Figure 7.2. However, the PCB itself may present a parasitic capacitance between XTALIN and XTALOUT. For an accurate calculation of C<sub>1</sub> and C<sub>2</sub>, take the parasitic capacitance between traces XTALIN and XTALOUT into account. - Note 7.2 Consult crystal manufacturer documentation for recommended capacitance values. ## 7.2 External Clock 50% duty cycle $\pm$ 10%, 25 MHz $\pm$ 30 ppm, jitter < 100 ps rms. **Note:** The external clock is based upon 1.2 V CMOS Logic. **XTALOUT** should be treated as a no connect when an external clock is supplied. ### 7.2.1 SMBus Clock The maximum frequency allowed on the SMBus clock line is 100 kHz. ### 7.2.2 USB 2.0 The SMSC hub conforms to all voltage, power, and timing characteristics and specifications as set forth in the *USB 2.0 Specification* [1]. # **Chapter 8 Package Drawing** Figure 8.1 USB5532B 64 Pin QFN Package Table 8.1 USB5532B 64-Pin QFN Dimensions | | MIN | NOMINAL | MAX | REMARKS | |-------|------|----------|------|-----------------------------| | Α | 0.80 | 0.85 | 1.00 | Overall Package Height | | A1 | 0 | 0.02 | 0.05 | Standoff | | A2 | - | 0.65 | 0.80 | Mold Cap Thickness | | D/E | 8.90 | 9.00 | 9.10 | X/Y Body Size | | D1/E1 | 8.65 | 8.75 | 8.85 | X/Y Mold Cap Size | | D2/E2 | 5.90 | 6.00 | 6.10 | X/Y Exposed Pad Size | | L | 0.30 | 0.40 | 0.50 | Terminal Length | | b | 0.18 | 0.25 | 0.30 | Terminal Width | | K | 0.90 | - | - | Center Pad to Pin Clearance | | е | | 0.50 BSC | | Terminal Pitch | ### Notes: - 1. All dimensions are in millimeters unless otherwise noted. - 2. Dimension "b" applies to plated terminals and is measured between 0.15 and 0.30 mm from the terminal tip. - 3. The pin 1 identifier may vary, but is always located within the zone indicated. THE USER MAY MODIFY THE PCB LAND PATTERN DIMENSIONS BASED ON THEIR EXPERIENCE AND/OR PROCESS CAPABILITY Figure 8.2 USB5532B Recommended PCB Land Pattern Table 8.2 USB5532B Recommended PCB Land Pattern Dimensions | | MIN (mm) | NOMINAL (mm) | MAX (mm) | | | |---------|----------|--------------|----------|--|--| | GD/GE | 7.93 | - | - | | | | D2'/E2' | - | 6.00 | - | | | | Х | - | - | 0.28 | | | | Y | - | - | 0.69 | | | | е | 0.50 | | | | | # **Chapter 9 Datasheet Revision History** **Table 9.1 Customer Revision History** | REVISION LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | |------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. 1.2<br>(05-31-13) | All | Removed industrial temp. SKU information from document. | | | Section 6.1: Maximum<br>Guaranteed Ratings on<br>page 28 | Added maximum power consumption row/data to table. | | | Section 6.2: Operating<br>Conditions on page 29 | Added maximum die temperature row/data to table. | | | Section 6.3: Power<br>Consumption on page 30 | Added power consumption numbers | | | Note 3.1 on page 14 and<br>Note 3.3 on page 14 | Updated note to reflect configuration straps are enabled by default. | | | Chapter 3: Pin Information on page 10 | Updated TRST pin description with the following note: "If using the SMBus interface, a pull-up on this signal will enable Legacy Mode, while leaving it unconnected or pulled-down will enable Advanced Mode." | | | Chapter 8: Package Drawing on page 35 | Updated recommended land pattern drawings and information. | **Table 9.1 Customer Revision History** | REVISION LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Rev. 1.1<br>(03-05-13) | Ordering Codes | Updated ordering codes to for A2 material | | | Ordering Codes | Corrected tape and reel quantity from 3000 to 2500. | | | Section 3.2: Pin Descriptions<br>(Grouped by Function) on<br>page 11 | Added Note 3.1 and Note 3.3 explaining the configuration strap functions on the PRT_PWRx and OCSx pins. | | | Section 5.1.2: Operation of<br>the Dual Hi-Speed Read<br>Sequence on page 18 | Updated first sentence to state that dual data mode is supported only at an SPI speed of 30 MHz | | | Chapter 5: Interfacing to the USB5532B on page 17 | Clarified interface ordering explanation. | | | Section 5.2: SMBus Slave Interface on page 24 | Removed "either an external I2C (if present) and" from last sentence of section. | | | Section 5.2: SMBus Slave Interface on page 24 | Added additional sentence: "For operation in SMBus Legacy Mode, an additional pull-up resistor is required on TRST." | | | Section 5.2.2: Protocol<br>Implementation on page 24,<br>Figure 5.12: Block Write on<br>page 25, Figure 5.13: Block<br>Read on page 25 | Updated "register address" references to "SMBus RAM buffer offset". | | | SPI_DO pin description & Note 3.2 | Added note to describe the SPI_SPD_SEL configuration strap function on the SPI_DO. | | | All | Removed references to GPIOs and LEDs | | Rev. 1.0<br>(09-06-12) | All | Initial revision. | # **Appendix A (Acronyms)** I<sup>2</sup>C<sup>®</sup>: Inter-Integrated Circuit<sup>1</sup> **OCS:** Over-Current Sense PCB: Printed Circuit Board PHY: Physical Layer PLL: Phase-Locked Loop QFN: Quad Flat No Leads **RoHS:** Restriction of Hazardous Substances Directive SCL: Serial Clock SIE: Serial Interface Engine **SMBus:** System Management Bus TT: Transaction Translator <sup>1.</sup>I<sup>2</sup>C is a registered trademark of Philips Corporation. # **Appendix B (References)** - [1] Universal Serial Bus Specification, Version 2.0, April 27, 2000 (12/7/2000 and 5/28/2002 Errata) USB Implementers Forum, Inc. http://www.usb.org - [2] Universal Serial Bus Specification, Version 3.0, November 13, 2008 USB Implementers Forum, Inc. http://www.usb.org - [3] System Management Bus Specification, version 1.0 SMBus. http://smbus.org/specs/ - [4] MicroChip 24AA02/24LC02B (Revision C) Microchip Technology Inc. http://www.microchip.com/ ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Microchip: USB5532B-5000JZX